





























































|        | <u>Combina</u>                              | tional Logic Design Process                                                                                                                                                                                                     | 2.7 |
|--------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|        | Step                                        | Description                                                                                                                                                                                                                     |     |
| Step 1 | Capture the function                        | Create a truth table or equations, <i>whichever is</i><br><i>most natural for the given problem</i> , to describe<br>the desired behavior of the combinational logic.                                                           |     |
| Step 2 | <b>Convert</b> to equations                 | This step is only necessary if you captured the<br>function using a truth table instead of equations.<br>Create an equation for each output by ORing all the<br>minterms for that output. Simplify the equations if<br>desired. | е   |
| Step 3 | Implement<br>as a gate-<br>based<br>circuit | For each output, create a circuit corresponding<br>to the output's equation. (Sharing gates among<br>multiple outputs is OK optionally.)                                                                                        |     |
| Соруг  | l Design<br>ight © 2006<br>Vahid            |                                                                                                                                                                                                                                 | 32  |































